|                                                                                 |                                                                      |             |        |                                   |                                           |                          |                  | F   | REVISI | ONS      |           |                 |                    |           |                  |                          |                           |                         |       |      |
|---------------------------------------------------------------------------------|----------------------------------------------------------------------|-------------|--------|-----------------------------------|-------------------------------------------|--------------------------|------------------|-----|--------|----------|-----------|-----------------|--------------------|-----------|------------------|--------------------------|---------------------------|-------------------------|-------|------|
| LTR                                                                             |                                                                      | DESCRIPTION |        |                                   |                                           |                          |                  |     |        |          |           | DATE (YR-MO-DA) |                    |           | DA)              |                          | APPF                      | ROVED                   | )     |      |
| Α                                                                               | Add de                                                               | evice ty    | ype 02 | 2 ro                              |                                           |                          |                  |     |        |          | 17-04-11  |                 |                    |           |                  |                          |                           | C. S                    | AFFLE |      |
|                                                                                 |                                                                      |             |        |                                   |                                           |                          |                  |     |        |          |           |                 |                    |           |                  |                          |                           |                         |       |      |
|                                                                                 |                                                                      |             |        |                                   |                                           |                          |                  |     |        |          |           |                 |                    |           |                  |                          | <b>国初</b> 於1              |                         |       |      |
|                                                                                 |                                                                      |             |        |                                   |                                           |                          |                  |     |        |          |           |                 |                    |           |                  |                          |                           |                         | 洞然被   |      |
| REV                                                                             |                                                                      |             |        |                                   |                                           |                          |                  |     |        |          |           |                 |                    |           |                  |                          | 回<br>初<br>形<br>回          |                         |       |      |
| SHEET                                                                           |                                                                      |             |        |                                   |                                           |                          |                  |     |        |          |           |                 |                    |           |                  |                          | 画<br>初<br>行<br>画          |                         |       |      |
| SHEET<br>REV                                                                    |                                                                      |             |        |                                   |                                           |                          |                  |     |        |          |           |                 |                    |           |                  |                          | 回<br>初<br>回               |                         |       |      |
| SHEET<br>REV<br>SHEET                                                           |                                                                      |             |        |                                   |                                           |                          |                  |     |        |          |           |                 |                    |           |                  |                          | 回<br>初<br>形<br>回          |                         |       |      |
| SHEET REV SHEET REV STATUS                                                      |                                                                      |             |        | REV                               |                                           |                          | A                | A   | A      | A        | A         | A               | A                  | A         | A                | A                        |                           |                         |       | A    |
| SHEET<br>REV<br>SHEET                                                           |                                                                      |             |        | SHE                               |                                           |                          | A 1              | A 2 | A 3    | A 4      | A 5       | 6               | 7<br><b>DLA</b> I  | 8<br>LAND | 9<br>AND         | 10<br>MAF                | 11                        | 12<br><b>E</b>          | A 13  | A 14 |
| SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STA                               | NDAR                                                                 | UIT         |        | SHE<br>PREF<br>RIC                | ET PARED K OFF                            | ICER                     | 1                |     |        |          |           | 6               | 7                  | 8<br>LAND | 9<br>AND<br>OHIO | 10<br>MAF<br>O 432       | 11<br>RITIM<br>218-3      | 12<br>E<br>990          | 13    |      |
| SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A  STA MICRO DRA  THIS DRAWII FOR U | NDAR<br>OCIRC<br>AWING                                               | OIT  AILAB  | LE     | SHE<br>PREF<br>RIC<br>CHEC<br>RAJ | PAREC<br>K OFF<br>CKED<br>JSEH F          | BY PITHAD                | 1<br>DIA         |     |        | 4<br>MIC | 5<br>CROC | CC http:        | DLA I              | LANDIBUS  | 9 AND, OHIO      | D MAF<br>D 432<br>mariti | RITIMI<br>218-33<br>ime.d | 12<br>E<br>990<br>la.mi | 13    | 14   |
| SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A  STA MICRO DRA  THIS DRAWII FOR U | NDAR<br>OCIRC<br>AWING<br>NG IS AV<br>JSE BY A<br>JRTMENT<br>NCIES O | AILAB       | -      | SHE<br>PREF<br>RIC<br>CHEC<br>RAJ | PAREC<br>K OFF<br>CKED<br>ISEH F<br>ROVEC | BY PITHAD  D BY S F. SAI | 1<br>DIA<br>FFLE | 2   |        | MIC INS  | 5<br>CROC | CC http:        | 7<br>DLA I<br>DLUM | LANDIBUS  | 9 AND, OHIO      | D MAF<br>D 432<br>mariti | RITIMI<br>218-33<br>ime.d | 12<br>E<br>990<br>la.mi | 13    | 14   |

SHEET

1 OF 14

### 1. SCOPE

- 1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability (device class Q) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels is reflected in the PIN.
  - 1.2 PIN. The PIN is as shown in the following example:



- 1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device.
  - 1.2.2 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows:

| Device type | Generic number | <u>Circuit function</u>             |  |  |  |
|-------------|----------------|-------------------------------------|--|--|--|
| 01          | AD8229S        | Low noise instrumentation amplifier |  |  |  |
| 02          | AD8229S        | Low noise instrumentation amplifier |  |  |  |

1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows:

Device class

Device requirements documentation

Q or V

Certification and qualification to MIL-PRF-38535

1.2.4 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style           |
|----------------|------------------------|------------------|-------------------------|
| X              | CDFP3-F14              | 14               | Bottom brazed flat pack |

1.2.5 Lead finish. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V.

| STANDARD                    |  |  |  |  |  |  |
|-----------------------------|--|--|--|--|--|--|
| <b>MICROCIRCUIT DRAWING</b> |  |  |  |  |  |  |
| DLA LAND AND MARITIME       |  |  |  |  |  |  |

DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990

| SIZE<br><b>A</b> |                     | 5962-14205 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>A | SHEET 2    |

## 1.3 Absolute maximum ratings. 1/

| Supply voltage (+Vs to -Vs)                          | . 36 V                  |
|------------------------------------------------------|-------------------------|
| Output short circuit current duration                | Indefinite              |
| Maximum voltage at –IN, +IN                          | ±Vs <u>2</u> /          |
| Differential input voltage −IN to +IN, gain ≤ 4      | ±Vs <u>2</u> /          |
| Differential input voltage –IN to +IN, 4 > gain > 50 | ±50 V / Gain <u>2</u> / |
| Differential input voltage –IN to +IN, gain ≥ 50     | . ±1 V <u>2</u> /       |
| Maximum voltage at REF                               | ±Vs <u>2</u> /          |
| Storage temperature range                            | -65°C to +150°C         |
| Power dissipation (PD)                               | 400 mW <u>3</u> /       |
| Lead temperature (soldering, 10 seconds)             | +300°C                  |
| Junction temperature (TJ)                            | . +150°C                |
| Thermal resistance, junction-to-case (θJC)           | . 27°C/W <u>4</u> /     |
| Thermal resistance, junction-to-ambient (θJA)        | . 50°C/W <u>4</u> /     |
|                                                      |                         |

# 1.4 Recommended operating conditions.

### 1.5 Operating performance characteristics. 5/

## Input / output characteristics:

| Gain nonlinearity RL = 10 k $\Omega$ , VOUT = $\pm 10$ V, G = 1 to 1000                         | . 2 ppm    |
|-------------------------------------------------------------------------------------------------|------------|
| Gain temperature drift: G = 1                                                                   | . 2 ppm/°C |
| Gain temperature drift: G > 1                                                                   | 100 ppm/°C |
| CMRR dc to 60 Hz with 1 k $\Omega$ imbalance, V <sub>CM</sub> = $\pm 10$ V, G = 1               | . 90 dB    |
| CMRR dc to 60 Hz with 1 k $\Omega$ imbalance, VCM = $\pm 10$ V, G = 10                          | . 110 dB   |
| CMRR dc to 60 Hz with 1 k $\Omega$ imbalance, VCM = $\pm 10$ V, G = 100                         | . 130 dB   |
| CMRR dc to 60 Hz with 1 k $\Omega$ imbalance, VcM = $\pm 10$ V, G = 1000                        | . 140 dB   |
| CMRR at 5 kHz, VCM = ±10 V, G = 1                                                               | . 80 dB    |
| CMRR at 5 kHz, V <sub>CM</sub> = ±10 V, G = 10 to 1000                                          | . 90 dB    |
| Offset referred to input (RTI) versus supply (PSRR), Vs = $\pm5$ V to $\pm15$ V, G = 10         | . 120 dB   |
| Offset referred to input (RTI) versus supply (PSRR), VS = $\pm$ 5 V to $\pm$ 15 V, G = 100\1000 | . 130 dB   |

5/ Unless otherwise specified,  $\pm$ VS =  $\pm$ 15 V, VREF = 0 V, TA = 25°C, G = 1, and RL = 10 k $\Omega$ .

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-14205 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>A | SHEET 3    |

<sup>1/</sup> Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability.

<sup>2/</sup> For voltages beyond these limits, use input protection resistors. See manufacturer's datasheet for more application information regarding these specifications.

<sup>3/</sup> Include supply and output drive current for total power dissipation in actual application. Absolute maximum power limited by application actual maximum operating temperature and actual θJA to prevent exceeding absolute maximum TJ limit.

<sup>4/</sup> Measurement taken under absolute worst case condition and represent data taken with thermal camera for highest power density location. See MIL-STD-1835 for average package θJA number.

| 1.5 Operating performance characteristics - continued. 5/                        |                                                                                                                                                    |
|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| Input / output characteristics - continued:                                      |                                                                                                                                                    |
| Output swing, $R_L = 2 \text{ k}\Omega$                                          | -Vs + 1.8 V to                                                                                                                                     |
| ·                                                                                | +Vs - 1.2 V                                                                                                                                        |
| Output swing, RL = $2 \text{ k}\Omega$ , TA = -55°C to +125°C                    | •                                                                                                                                                  |
| J, - ,                                                                           | +VS - 1.3 V                                                                                                                                        |
| Output short circuit current                                                     |                                                                                                                                                    |
| Input impedance (±IN to ground)                                                  |                                                                                                                                                    |
| Reference characteristics:                                                       |                                                                                                                                                    |
| Reference input resistance                                                       |                                                                                                                                                    |
| Reference input current, ±IN = 0 V                                               | •                                                                                                                                                  |
| Reference input voltage range                                                    | ±VS                                                                                                                                                |
| Noise characteristics:                                                           |                                                                                                                                                    |
| Voltage noise RTI, peak to peak, 0.1 Hz to 10 Hz, $\pm$ IN = 0 V, G = 1000       | 100 nVPP                                                                                                                                           |
| Current noise spectral density: 1 kHz                                            | 1.5 pA / √Hz                                                                                                                                       |
| Peak to peak current noise, 0.1 Hz to 10 Hz, G = 1000                            | 100 pAPP                                                                                                                                           |
| Dynamic signal response: Small signal bandwidth -3 dB, $G = 10$                  | 1.2 MHz<br>0.15 MHz<br>0.75 μs<br>0.65 μs<br>0.85 μs<br>5 μs<br>0.9 μs<br>0.9 μs<br>1.2 μs<br>7 μs<br>-130 dBc<br>-116 dBc<br>-113 dBc<br>-111 dBc |
| 1.6 Radiation features.                                                          |                                                                                                                                                    |
| Maximum total dose available (dose rate = 50 – 300 rads(Si)/s) :  Device type 01 | 100 krad(Si) <u>7</u> /                                                                                                                            |
| Maximum total dose available (dose rate ≤ 10 mrads(Si)/s) :  Device type 02      | 50 krad(Si) <u>8</u> /                                                                                                                             |

<sup>6/</sup> Differential and common mode input impedance can be calculated from the pin impedance: ZDIFF = 2(ZPIN), ZCM = ZPIN/2.

<sup>8/</sup> For device type 02, radiation end point limits for the noted parameters are guaranteed for the conditions specified in MIL-STD-883, method 1019, condition D.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-14205 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>A | SHEET 4    |

<sup>7/</sup> Device type 01 may be dose rate sensitive in a space environment and may demonstrate enhanced low dose rate effects. Radiation end point limits for the noted parameters are guaranteed only for the conditions specified in MIL-STD-883, method 1019, condition A.

#### 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

### DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

### DEPARTMENT OF DEFENSE STANDARDS

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

### DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings.

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at <a href="http://quicksearch.dla.mil">http://quicksearch.dla.mil</a> or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

#### 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 as specified herein, or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V.
  - 3.2.1 Case outline. The case outline shall be in accordance with 1.2.4 herein.
  - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 1.
  - 3.2.3 <u>Block diagram</u>. The block diagram shall be as specified on figure 2.
- 3.2.4 <u>Radiation exposure circuit</u>. The radiation exposure circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing and acquiring activity upon request.
- 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full ambient operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table I.
- 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-14205 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>A | SHEET 5    |

TABLE I. <u>Electrical performance characteristics</u>.

| Test                             | Symbol   | Conditions <u>1</u> / <u>2</u> / <u>3</u> /<br>-55°C ≤ T <sub>A</sub> ≤ +125°C |            | Group A subgroups | Device<br>type | Limits |      | Unit     |
|----------------------------------|----------|--------------------------------------------------------------------------------|------------|-------------------|----------------|--------|------|----------|
|                                  |          | ±VS = ±5 V a unless otherwis                                                   |            |                   |                | Min    | Max  |          |
| Input/output characteristics.    | 1        | <del>,</del>                                                                   |            |                   |                |        |      |          |
| Input offset voltage 4/          | Vosi     |                                                                                |            | 1                 | 01, 02         | -100   | 100  | μV       |
|                                  |          |                                                                                |            | 2,3               |                | -125   | 125  |          |
|                                  |          |                                                                                | P,L,R      | 1                 | 01             | -100   | 100  |          |
|                                  |          |                                                                                | D,P,L      |                   | 02             | -100   | 100  |          |
| Input offset voltage drift 4/5/  | ΔVosi /  |                                                                                |            | 2,3               | 01, 02         | -1     | 1    | μV/°C    |
| Output offset voltage 4/         | Voso     |                                                                                |            | 1                 | 01, 02         | -1000  | 1000 | μV       |
|                                  |          |                                                                                |            | 2,3               |                | -1250  | 1250 |          |
|                                  |          |                                                                                | P,L,R      | 1                 | 01             | -1000  | 1000 |          |
|                                  |          |                                                                                | D,P,L      |                   | 02             | -1000  | 1000 |          |
| Output offset voltage drift 4/5/ | ΔVOSO /  |                                                                                |            | 2,3               | 01, 02         | -10    | 10   | μV/°C    |
| Gain range                       | G        |                                                                                |            | 1,2,3             | 01, 02         | 1      | 1000 | V/V      |
| (G = 1 + 6 kΩ/Rgain)             |          |                                                                                | P,L,R      | 1                 | 01             | 1      | 1000 |          |
|                                  |          |                                                                                | D,P,L      |                   | 02             | 1      | 1000 |          |
| Gain error                       | GERR1    | VS = ±5 V, VOUT                                                                | = ±2 V,    | 1                 | 01, 02         | -0.03  | 0.03 | %        |
| Gain = 1                         |          | VS = ±15 V, VOU                                                                | T = ±10 V, | 2,3               |                | -0.04  | 0.04 |          |
|                                  |          | G = 1                                                                          | P,L,R      | 1                 | 01             | -0.03  | 0.03 |          |
|                                  |          |                                                                                | D,P,L      |                   | 02             | -0.03  | 0.03 |          |
| Gain error <u>6</u> /            | GERR > 1 | G = 1000                                                                       |            | 1                 | 01, 02         | -0.6   | 0.6  | %        |
| Gain > 1                         |          |                                                                                |            | 2,3               |                | -1.2   | 1.2  | <u> </u> |
|                                  |          |                                                                                | P,L,R      | 1                 | 01             | -0.6   | 0.6  |          |
|                                  |          |                                                                                | D,P,L      |                   | 02             | -0.6   | 0.6  |          |

See footnotes at end of table.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-14205 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>A | SHEET 6    |

TABLE I. <u>Electrical performance characteristics</u> - Continued.

| Test                             | Symbol    | Conditions <u>1</u> / <u>2</u> / <u>3</u> /<br>-55°C ≤ TA ≤ +125°C |             | Group A subgroups | Device<br>type | Lin       | nits      | Unit |
|----------------------------------|-----------|--------------------------------------------------------------------|-------------|-------------------|----------------|-----------|-----------|------|
|                                  |           | $\pm$ VS = $\pm$ 5 V and unless otherwise s                        |             |                   |                | Min       | Max       |      |
| Input/output characteristics - c | ontinued. |                                                                    |             |                   |                |           |           |      |
| Input bias current               | IIB       | VS = ±15 V                                                         |             | 1,2,3             | 01, 02         | -175      | 175       | nA   |
|                                  |           |                                                                    | P,L,R       | 1                 | 01             | -250      | 250       |      |
|                                  |           |                                                                    | D,P,L       |                   | 02             | -250      | 250       |      |
|                                  |           | VS = ±5 V                                                          |             | 1,2               | 01, 02         | -175      | 175       |      |
|                                  |           |                                                                    |             | 3                 |                | -275      | 275       |      |
|                                  |           |                                                                    | P,L,R       | 1                 | 01             | -175      | 175       |      |
|                                  |           |                                                                    | D,P,L       |                   | 02             | -175      | 175       |      |
| Input offset current             | los       |                                                                    |             | 1,2,3             | 01, 02         | -30       | 30        | nA   |
|                                  |           |                                                                    | P,L,R       | 1                 | 01             | -30       | 30        |      |
|                                  |           |                                                                    | D,P,L       |                   | 02             | -30       | 30        |      |
| Input voltage range 7/           | IVR       | Vs = ±5 V, VcM = -2.2<br>CMRR 1000 min 126                         |             | 1                 | 01, 02         | -Vs + 2.8 | +Vs - 2.5 | V    |
|                                  |           | VS = ±5 V, VCM = -2.2<br>CMRR 1000 min 125                         |             | 2,3               |                | -VS + 2.8 | +VS - 2.5 |      |
|                                  |           |                                                                    | P,L,R       | 1                 | 01             | -Vs + 2.8 | +VS - 2.5 |      |
|                                  |           |                                                                    | D,P,L       |                   | 02             | -VS + 2.8 | +Vs - 2.5 |      |
| Common mode rejection ratio      | CMRR1     | VS = ±5 V, VCM = -2.2                                              | 2 V/+2.5 V, | 1                 | 01, 02         | 86        |           | dB   |
| Gain = 1 <u>7</u> /              |           | VS = ±15 V,                                                        |             | 2,3               |                | 85        |           |      |
|                                  |           | VCM = -12.2 V/+12.5                                                | V,          |                   |                |           |           |      |
|                                  |           | G = 1                                                              | P,L,R       | 1                 | 01             | 86        |           |      |
|                                  |           |                                                                    | D,P,L       |                   | 02             | 86        |           |      |
| Common mode rejection ratio      | CMRR      | $VS = \pm 15 \text{ V}, VCM = \pm 1$                               | 10 V,       | 1                 | 01, 02         | 134       |           | dB   |
| Gain = 1000 <u>7</u> /           | 1000      | G = 1000                                                           |             | 2,3               |                | 133       |           |      |
|                                  |           |                                                                    | P,L,R       | 1                 | 01             | 134       |           |      |
|                                  |           |                                                                    | D,P,L       |                   | 02             | 134       |           |      |

See footnotes at end of table.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-14205 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>A | SHEET 7    |

 ${\sf TABLE\ I.\ } \underline{\sf Electrical\ performance\ characteristics} \text{ - Continued.}$ 

| Test                                         | Symbol     | Conditions $\underline{1}$ / -55°C $\leq$ TA $\leq$ +1            |           | Group A subgroups | Device<br>type | Lim       | its          | Unit  |
|----------------------------------------------|------------|-------------------------------------------------------------------|-----------|-------------------|----------------|-----------|--------------|-------|
|                                              |            | ±VS = ±5 V and unless otherwise s                                 |           |                   |                | Min       | Max          |       |
| Input/output characteristics - o             | continued. |                                                                   |           |                   |                |           |              |       |
| Output swing                                 | Vswing     | RL = 10 kΩ                                                        |           | 1                 | 01, 02         | -Vs + 1.7 | +Vs -<br>1.1 | V     |
|                                              |            |                                                                   |           | 2                 |                | -VS + 1.8 | +VS -<br>1.2 |       |
|                                              |            |                                                                   |           | 3                 |                | -VS + 2.0 | +VS -<br>1.2 |       |
|                                              |            |                                                                   | P,L,R     | 1                 | 01             | -VS + 1.7 | +Vs -<br>1.1 |       |
|                                              |            |                                                                   | D,P,L     |                   | 02             | -VS + 1.7 | +VS -<br>1.1 |       |
| Reference/power supply                       |            | •                                                                 |           |                   |                |           |              |       |
| Reference gain error REFerr                  |            | $Vs = \pm 5 V$ , REF = $\pm 1$                                    | 2.5 V,    | 1,2,3             | 01, 02         | -0.05     | 0.05         | %     |
|                                              |            | $VS = \pm 15 V, REF = 10$                                         | ±10 V     |                   |                |           |              | 4     |
|                                              |            |                                                                   | P,L,R     | 1                 | 01             | -0.05     | 0.05         | _     |
|                                              |            |                                                                   | D,P,L     |                   | 02             | -0.05     | 0.05         |       |
| Power supply rejection ratio                 | PSRR       | VS = ±5 V to ±15 V                                                |           | 1                 | 01, 02         | 87        |              | dB    |
|                                              |            |                                                                   |           | 2,3               |                | 89        |              |       |
|                                              |            |                                                                   | P,L,R     | 1                 | 01             | 87        |              |       |
|                                              |            |                                                                   | D,P,L     |                   | 02             | 87        |              |       |
| Supply current                               | Is         | VS = ±5 V, ±15 V,                                                 |           | 1,2,3             | 01, 02         |           | 9            | mA    |
|                                              |            | VCM = 0 V                                                         | P,L,R     | 1                 | 01             |           | 9            |       |
|                                              |            |                                                                   | D,P,L     |                   | 02             |           | 9            |       |
| Dynamic performance.                         |            |                                                                   |           |                   |                |           |              |       |
| Peak to peak voltage 5/8/noise               | Enp-p      | $VS = \pm 15 \text{ V}, 0.1 \text{ Hz}$<br>$\pm IN = 0 \text{ V}$ | to 10 Hz, | 4,5,6             | 01, 02         |           | 5            | μVP-P |
| Input spectral density <u>5</u> / <u>8</u> / | Eni        | Vs = ±15 V, 10 kHz                                                |           | 4                 | 01, 02         |           | 1.1          | nV /  |
| voltage noise                                |            | ±IN = 0 V                                                         |           | 5                 |                |           | 1.3          | √Hz   |
|                                              |            |                                                                   |           | 6                 |                |           | 1.0          |       |

See footnotes at end of table.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-14205 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>A | SHEET 8    |

TABLE I. Electrical performance characteristics - Continued.

| Test                             | Symbol                              | Conditions $1/2/3/$<br>-55°C $\leq$ TA $\leq$ +125°C           | Group A subgroups | Device<br>type | Lir | mits | Unit |
|----------------------------------|-------------------------------------|----------------------------------------------------------------|-------------------|----------------|-----|------|------|
|                                  |                                     | $\pm$ VS = $\pm$ 5 V and $\pm$ 15 V unless otherwise specified |                   |                | Min | Max  |      |
| Reference/power supply – continu | Reference/power supply – continued. |                                                                |                   |                |     |      |      |
| Output spectral density 5/8/     | Eno                                 | Vs = ±15 V, 10 kHz,                                            | 4                 | 01, 02         |     | 50   | nV / |
| voltage noise                    |                                     | ±IN = 0 V                                                      | 5                 |                |     | 57   | √Hz  |
|                                  |                                     |                                                                | 6                 |                |     | 42   |      |
| Small signal bandwidth 5/        | BWss                                | VS = ±15 V,                                                    | 4,5               | 01, 02         | 15  |      | MHz  |
|                                  |                                     | VIN = 100 mVp-p single ended                                   | 6                 |                | 13  |      |      |
| Slew rate <u>5</u> /             | SR                                  | VS = ±15 V, G = 1, 100,                                        | 4                 | 01, 02         | 22  |      | V/μs |
|                                  |                                     | 10% to 90% of 10 V output                                      | 5                 |                | 24  |      |      |
|                                  |                                     |                                                                | 6                 |                | 12  |      |      |

- Device type 01 supplied to this drawing has been characterized through all levels P, L, and R of irradiation. Device type 02 supplied to this drawing has been characterized through all levels D, P, and L of irradiation. However, device type 01 is only tested at the "R" level and device type 02 is only tested at the "L" level. Pre and post irradiation values are identical unless otherwise specified in Table I. When performing post irradiation electrical measurements for any RHA level, TA = +25°C.
- 2/ Device type 01 may be dose rate sensitive in a space environment and demonstrate enhanced low dose rate effects. Radiation end point limits for the noted parameters are guaranteed only for the conditions as specified in MIL-STD-883, method 1019, condition A for device type 01 and condition D for device type 02.
- 3/ Unless otherwise specified,  $\pm$ VS =  $\pm$ 5 V and  $\pm$ 15 V, VREF = 0 V, G = 1, and RL = 10 kΩ. Gain set by RG resistor across the two RG pins per G = 1 + (6 kΩ / RG). Acceptable value range for RG =  $\infty$  Ω (open) for G = 1 to RG = 6.006 Ω for G = 1000.
- 4/ Total reference to input (RTI) Vos = Vosi + (Voso/G).
- 5/ Parameter is part of device initial characterization which is only repeated after design and process changes or with subsequent wafer lots. The test parameter Enp-p is also 100% production tested at TA = ambient temperature.
- 6/ This specification is based on internal device gain settling resistors accuracies only and does not include the tolerance of the external gain settling resistor (Rg). For G > 1, external Rg errors should be added to the GERR > 1 specification.
- Input voltage range of the device input stage only. CMRR only specified under VCM input range conditioned specified. The input range can depend on the common mode voltage, differential voltage, gain, and reference voltage. See manufacturer's datasheet for more application information regarding these specifications.
- 8/ RL = 50 Ω for Eno/Eni tests. No RL used Enp-p. Total voltage noise =  $\sqrt{(eni^2 + (eno/G)^2 + eRG^2)}$ .

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-14205 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>A | SHEET 9    |

| Device types    | 01 and 02       |               |                                                                                                                                                                                                                                              |  |  |
|-----------------|-----------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Case outline    |                 |               | Х                                                                                                                                                                                                                                            |  |  |
| Terminal number | Terminal symbol | Terminal type | Description                                                                                                                                                                                                                                  |  |  |
| 1               | NC / GND        |               | No connection or ground for this terminal.<br>See note 1.                                                                                                                                                                                    |  |  |
| 2               | -IN             | Analog input  | Negative input terminal.                                                                                                                                                                                                                     |  |  |
| 3               | RG              | Analog input  | Gain settling terminal. Place resistor across the two RG pins to set the gain. $G = 1 + (6 \text{ k}\Omega / \text{RG})$ . Acceptable value range for RG = $\infty \Omega$ (open) for G = 1 to RG = $6.006 \Omega$ for G = 1000. See note 2. |  |  |
| 4               | RG              | Analog input  | Gain settling terminal. Place resistor across the two RG pins to set the gain. G = 1 + (6 k $\Omega$ / RG). Acceptable value range for RG = $\infty$ $\Omega$ (open) for G = 1 to RG = 6.006 $\Omega$ for G = 1000. See note 2.              |  |  |
| 5               | +IN             | Analog input  | Positive input terminals.                                                                                                                                                                                                                    |  |  |
| 6               | NC / GND        |               | No connection or ground for this terminal.<br>See note 1.                                                                                                                                                                                    |  |  |
| 7               | NC / GND        |               | No connection or ground for this terminal.<br>See note 1.                                                                                                                                                                                    |  |  |
| 8               | NC / GND        |               | No connection or ground for this terminal.<br>See note 1.                                                                                                                                                                                    |  |  |
| 9               | NC / GND        |               | No connection or ground for this terminal.<br>See note 1.                                                                                                                                                                                    |  |  |
| 10              | -Vs             | Supply        | Negative power supply terminal.                                                                                                                                                                                                              |  |  |
| 11              | REF             | Analog input  | Reference voltage terminal. Drive this terminal with low impedance voltage source to level shift the output.                                                                                                                                 |  |  |
| 12              | Vout            | Analog output | Output terminal.                                                                                                                                                                                                                             |  |  |
| 13              | +Vs             | Supply        | Positive power supply terminal.                                                                                                                                                                                                              |  |  |
| 14              | NC / GND        |               | No connection or ground for this terminal.<br>See note 1.                                                                                                                                                                                    |  |  |

### NOTES:

- 1. No internal circuitry connected to NC/GND pins so user may ground pin if desired.
- 2. This specification is based on internal device gain settling resistors accuracies only and does not include the tolerance of the external gain settling resistor (Rg). For G > 1, external Rg errors should be added to the GERR > 1 specification.

FIGURE 1. Terminal connections.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-14205 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | A              | 10         |



FIGURE 2. Block diagram.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-14205 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | A              | 11         |

- 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535.
- 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). The certificate of compliance submitted to DLA Land and Maritime-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 shall be provided with each lot of microcircuits delivered to this drawing.

### 4. VERIFICATION

- 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein.
- 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection.
  - 4.2.1 Additional criteria for device classes Q and V.
    - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
    - b. Interim and final electrical test parameters shall be as specified in table IIA herein.
    - c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B.
- 4.3 <u>Qualification inspection for device classes Q and V.</u> Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).
- 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections, and as specified herein.
  - 4.4.1 Group A inspection.
    - a. Tests shall be as specified in table IIA herein.
    - b. Subgroups 7, 8, 9, 10, and 11 in table I, method 5005 of MIL-STD-883 shall be omitted.
  - 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table IIA herein.
- 4.4.2.1 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
  - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table IIA herein.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-14205 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>A | SHEET 12   |

TABLE IIA. Electrical test requirements.

| Test requirements                                 | Subgroups<br>(in accordance with<br>MIL-PRF-38535, table III) |                                                  |  |
|---------------------------------------------------|---------------------------------------------------------------|--------------------------------------------------|--|
|                                                   | Device<br>class Q                                             | Device<br>class V                                |  |
| Interim electrical parameters (see 4.2)           | 1                                                             | 1                                                |  |
| Final electrical parameters (see 4.2)             | 1,2,3, <u>1</u> / <u>3</u> /<br>4,5,6                         | 1,2,3, <u>1</u> / <u>2</u> / <u>3</u> /<br>4,5,6 |  |
| Group A test requirements (see 4.4)               | 1,2,3, <u>3</u> /<br>4,5,6                                    | 1,2,3, <u>3</u> /<br>4,5,6                       |  |
| Group C end-point electrical parameters (see 4.4) | 1,2,3                                                         | 1,2,3, <u>2</u> / <u>3</u> /<br>4,5,6            |  |
| Group D end-point electrical parameters (see 4.4) | 1,2,3                                                         | 1,2,3                                            |  |
| Group E end-point electrical parameters (see 4.4) | 1                                                             | 1                                                |  |

- 1/ PDA applies to subgroup 1.
- Delta limits as specified in table IIB shall be required where specified, and the delta limits shall be completed with reference to the previous electrical parameters.
- 3/ Subgroups 4, 5, and 6 parameters specified in Table I are part of device initial characterization which is only repeated after design and process changes or with subsequent wafer lots.

TABLE IIB. Burn-in and operating life test delta parameters. TA = +25°C.

| Parameters            | Symbol | Conditions | Delta limits | Limit |
|-----------------------|--------|------------|--------------|-------|
| Supply current        | Is     | VS = ±15 V | ±0.2         | mA    |
| Input offset voltage  | Vosi   | VS = ±5 V  | ±10          | μV    |
| Output offset voltage | Voso   | Vs = ±15 V | ±380         | μV    |
| Input bias current    | lB     | Vs = ±15 V | ±16          | nA    |

- 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein).
  - a. End-point electrical parameters shall be as specified in table IIA herein.
  - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at  $T_A = +25^{\circ}C$  ±5°C, after exposure, to the subgroups specified in table IIA herein.
- 4.4.4.1 <u>Total dose irradiation testing</u>. Total dose irradiation testing shall be performed in accordance with MIL-STD-883 method 1019, condition A for device type 01 and condition D for device type 02 and as specified herein.

| STANDARD MICROCIRCUIT DRAWING DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-14205 |
|-------------------------------------------------------------------------------|------------------|---------------------|------------|
|                                                                               |                  | REVISION LEVEL<br>A | SHEET 13   |

### 5. PACKAGING

5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V.

### 6. NOTES

- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor prepared specification or drawing.
- 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.
- 6.3 <u>Record of users</u>. Military and industrial users should inform DLA Land and Maritime when a system application requires configuration control and which SMD's are applicable to that system. DLA Land and Maritime will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DLA Land and Maritime-VA, telephone (614) 692-8108.
- 6.4 <u>Comments</u>. Comments on this drawing should be directed to DLA Land and Maritime-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0540.
- 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331.
  - 6.6 Sources of supply.
- 6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in MIL-HDBK-103 and QML-38535. The vendors listed in MIL-HDBK-103 and QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DLA Land and Maritime-VA and have agreed to this drawing.
  - 6.7 Application notes.
- 6.7.1 <u>Architecture</u>. The device is based on the classic 3 operational amplifier topology. This topology has two stages: a preamplifier to provide differential amplification followed by a difference amplifier that removes the common mode voltage and provides additional amplification. See manufacturer's datasheet for more application information regarding the device.

| STANDARD                  |  |  |  |
|---------------------------|--|--|--|
| MICROCIRCUIT DRAWING      |  |  |  |
| DLA LAND AND MARITIME     |  |  |  |
| COLUMBUS, OHIO 43218-3990 |  |  |  |

| SIZE<br><b>A</b> |                     | 5962-14205  |
|------------------|---------------------|-------------|
|                  | REVISION LEVEL<br>A | SHEET<br>14 |

### STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 17-04-11

Approved sources of supply for SMD 5962-14205 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DLA Land and Maritime-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DLA Land and Maritime maintains an online database of all current sources of supply at <a href="https://landandmaritimeapps.dla.mil/Programs/Smcr/">https://landandmaritimeapps.dla.mil/Programs/Smcr/</a>.

| Standard             | Vendor | Vendor         |
|----------------------|--------|----------------|
| microcircuit drawing | CAGE   | similar        |
| PIN <u>1</u> /       | number | PIN <u>2</u> / |
| 5962R1420501VXA      | 24355  | AD8229AF/QMLR  |
| 5962L1420502VXA      | 24355  | AD8229AF/QMLL  |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- <u>2</u>/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.

Vendor CAGEVendor namenumberand address

24355 Analog Devices
Route 1 Industrial Park

P.O. Box 9106 Norwood, MA 02062

Point of contact: 7910 Triad Center

Greensboro, NC 27409-9605

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.